D INTEGRATED CIRCUIT # **Dual-PLL Motherboard Frequency Generator** # **Description** This ICS family of motherboard frequency generators all stem from the same basic design. They are dual-PLL (phaselocked loop) clock generators specifically designed for motherboard applications. Metal layer and assembly options are used to generate the three separate device types in order to optimize the functionality for specific applications. All frequencies are synthesized from a single reference clock which may be generated by the on-chip crystal oscillator or an external reference clock. The CPU clock PLL is ROM-programmed to generate any of seven customer specified frequencies through selection of the address lines SCLK0-SCLK2. In the ICS2409 and ICS2439 versions the SCLK3 input selects those frequencies directly or divided by two for the CPUX2 output. The CPUX2 output is then divided by two to generate the CPUCLK output. A power-down mode may be selected with the SCLK inputs to reduce standby current consumption to a few microamperes. The auxiliary (AUX) PLL generates the fixed frequencies shown in Table 1 for other system uses. A buffered reference frequency output is available on the REFOUT pin. Two non-dedicated buffers are provided on the ICS2439 and ICS2409 for additional drive capability without adding external buffers and their board space. ### **Features** - Supports 286, 386, & 486 desktop and notebook motherboard designs - Advanced ICS monolithic phase-locked loop technology for low short-term and "cumulative" jitter - Completely integrated no external loop filter capacitors required - Dual-modulus prescaler permits high-speed operation with no sacrifice in accuracy - Power-down mode for low standby power consumption - Low-skew between CPUX2 and CPUCLK outputs (< 1 nsec) - 3-volt supply capability to 85 MHz (CPUX2 output) - Output enable (OE~ ) pin for tri-state of device outputs - ICS2409 and ICS2439 offer 24-pin PDIP (0.3") and 24-pin SSOP (5.3mm) package options - ICS2407 offers 18-pin PDIP (0.3") and 18-pin SOIC (0.3") package options ICS2407 ICS2409 ICS2439 # **Circuit Function and Application** #### Fixed Frequencies The ICS motherboard family supplies "fixed" frequencies normally used to provide several system functions: - 32 MHz ISA Bus Clock - 24 MHz Floppy Drives - 16 MHz AT Bus Clock Output - 12 MHz Keyboard Clock - 7.149 MHz Keyboard Clock ### Selectable CPU Clock Frequencies The ICS2407, ICS2409 and ICS2439 are designed to generate CPU clock options ranging from 24MHz, to 88MHz. For added flexibility, the ICS2409 and ICS2439 allow the user to select each of these frequencies divided by 2. ### Buffered Output Pins In addition, the ICS2409 and ICS2439 provide 2 non-dedicated buffers for additional flexibility. This allows for extra drive capability without sacrificing the extra board space required for external buffers. #### Buffered XTALOUT In motherboard applications it may be desirable to have the ICS2439 provide the bus clock for the rest of the system. This eliminates the need for an additional 14.31818 MHz crystal oscillator on the system, saving money as well as board space. Depending on the load, it may be judicious to buffer RE-FOUT when using it to provide the system clock. On the ICS2407, there are two identical outputs, REFOUT1 and REFOUT2. #### Power-Down Mode All three devices have been optimized for use in battery operated portables. It can be placed in a powerdown mode which drops its supply current requirement below 1µA(typical). ## Pin Description #### Input Pins #### Frequency Reference The internal reference oscillator contains all of the passive components required. An appropriate crystal should be connected between XTAL1 (1) and XTAL2 (2). In IBM compatible applications this will typically be a 14.31818 MHz crystal. ### Digital Inputs SCLK0, SCLK1, SCLK2 and SCLK3 (ICS2409, ICS2439 only) are the TTL compatible frequency select inputs for the binary code corresponding to the desired frequency. All select pins have internal pull-up devices built in (See Table 2 for a complete list of available frequencies). ### Buffer Inputs (ICS2409 & ICS2439) B1\_IN and B2 IN (3,7) provide additional buffering needed on a typical board design without the added cost of external components. #### Output Enable An output enable pin OE~ allows the user to tri-state the device outputs. When this pin is high, all outputs are in tri-state mode. When low, all outputs are enabled. This pin has an internal pull-down to enable all outputs when the pin is N/C. #### Ordering Information ICSXXXXM (SO Package) ICSXXXXN (DIP Package) ICSXXXXF (SSOP Package) (XXX = Pattern number) | ICS2407 Pinout | | | | | ICS2409 Pinout | | | ICS2439 Pinout | | | | |----------------|---------|---------|----|----|----------------|--------|----|----------------|--------|----------|----| | 1 | XTAL1 | REFOUT1 | 18 | 1 | XTAL1 | REFOUT | 24 | 1 | XTAL1 | REFOUT | 24 | | 2 | XTAL2 | VDD | 17 | 2 | XTAL2 | B1_OUT | 23 | 2 | XTAL2 | B1_OUT | 23 | | 3 | vss | N/C | 16 | 3 | B1_IN | DOV | 55 | 3 | B1_IN | VDD | 22 | | 4 | REFOUT2 | 16MHZ | 15 | 4 | VSS | N/C | 21 | 4 | VSS | N/C | 21 | | 5 | SCLK0 | 24MHZ | 14 | 5 | 7.159MHZ | 16MHZ | 20 | 5 | 12MHZ | 16MHZ | 20 | | 6 | N/C | VSS | 13 | 6 | SCLK0 | 24MHZ | 19 | 6 | SCLKO | 24MHZ | 19 | | 7 | VDD | CPUX2 | 12 | 7 | 82_IN | 32MHZ | 18 | 7 | B2_IN | RESERVED | 16 | | 8 | SCLK1 | SCLK2 | 11 | 8 | N/C | B2_OUT | 17 | 8 | N/C | B2_OUT | 17 | | 9 | CPUCLK | OE- | 10 | 9 | VDD | vss | 16 | 9 | VDD | vss | 16 | | ١ | | | ' | 10 | SCLK1 | CPUX2 | 15 | 10 | SCLK1 | CPUX2 | 15 | | | | | | 11 | SCLK3 | SCLK2 | 14 | 11 | SCLK3 | SCLK2 | 14 | | | | | | 12 | CPUCLK | OE- | 13 | 12 | CPUCLK | OE- | 13 | **ICS2407 ICS2409 ICS2439** # **Absolute Maximum Ratings** | Supply Voltage | $V_{DD}\dots\dots$ | -0.5V to + $7V$ | | |------------------------|-------------------------|------------------------------|------| | Input Voltage | V <sub>IN</sub> | -0.5V to V <sub>DD</sub> + | 0.5V | | Output Voltage | $v_{\text{out}},\dots,$ | -0.5V to $V_{\mathrm{DD}}$ + | 0.5V | | Clamp Diode Current | | | | | Output Current per Pin | Iout | ± 50mA | | | Operating Temperature | $T_0.\dots\dots\dots$ | 0°C to 70° | | | Storage temperature | | | | | Power Dissipation | | | | Values beyond these ratings may damage the device. This device contains circuitry to protect the inputs and outputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid applications of any voltage higher than themaximum rated voltages. For proper operation it is recommended that Vin and Vout be constrained to $> = V_{SS}$ and $< = V_{DD}$ . # DC Characteristics at 5 Volts VDD $(0^{\circ}\text{C to} + 70^{\circ}\text{C})$ | PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | UNITS | |---------------------------|-------------------|-----------------------------------|-----|-----------------|-------| | Operating Voltage Range | $V_{\mathrm{DD}}$ | | 4.5 | 5.5 | V | | Input Low Voltage | V <sub>IL</sub> | V <sub>DD</sub> = 5V | Vss | 0.8 | V | | Input High Voltage | V <sub>IH</sub> | V <sub>DD</sub> = 5V | 2.0 | V <sub>DD</sub> | V | | Input Leakage Current | I <sub>IH</sub> | V <sub>IN</sub> = V <sub>DD</sub> | - | 10 | μΑ | | Output Low Voltage | Vol | I <sub>OL</sub> = 1.20mA | - | 0.4 | V | | Output High Voltage | Voh | I <sub>OH</sub> = 1.20mA | 2.4 | 0 | V | | Supply Current | I <sub>DD</sub> | VCLK= 40MHz | - | 40 | mA | | Supply Current | $I_{DD}$ | VCLK= 88MHz | _ | 50 | mA | | Internal Pullup Current | Rup | V <sub>IN</sub> = 0.0V | 30 | 100 | μА | | Internal Pulldown Current | RDOWN | V <sub>IN</sub> = 0.0V | 30 | 100 | μА | | Input Pin Capacitance | CIN | F <sub>C</sub> = 1MHz | - | 8 | pF | | Output Pin Capacitance | Соит | F <sub>C</sub> = 1MHz | - | 12 | pF | | Powerdown Supply Currrent | IPN | V <sub>DD</sub> = 3.3V | _ | 1 | μΑ | **ICS2407** ICS2409 **ICS2439** # DC Characteristics at 3.3 Volts V<sub>DD</sub> $(0^{\circ}C \text{ to} + 70^{\circ}C)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | UNITS | |---------------------------|-------------------|-----------------------------------|-----|-------------------|-------| | Operating Voltage Range | $V_{\mathrm{DD}}$ | | 3.0 | 3.6 | V | | Input Low Voltage | VIL | V <sub>DD</sub> = 3.3V | Vss | 0.8 | V | | Input High Voltage | V <sub>IH</sub> | V <sub>DD</sub> = 3.3V | 2.0 | $V_{\mathrm{DD}}$ | V | | Input Leakage Current | I <sub>IH</sub> | V <sub>IN</sub> = V <sub>DD</sub> | - | 10 | μА | | Output Low Voltage | Vol | I <sub>OL</sub> = 8.0mA | - | 0.4 | V | | Output High Voltage | VoH | I <sub>OH</sub> = 8.0mA | 2.4 | 0 | V | | Supply Current | $I_{DD}$ | CPUX2= 40MHz | _ | 35 | mA | | Supply Current | I <sub>DD</sub> | CPUX2= 88MHz | | 25 | mA | | Internal Pullup Current | RUP | V <sub>IN</sub> = 0.0V | 20 | 70 | μΑ | | Internal Pulldown Current | R <sub>DOWN</sub> | V <sub>IN</sub> = 0.0V | 20 | 70 | μА | | Input Pin Capacitance | C <sub>IN</sub> | F <sub>C</sub> = 1MHz | - | 8 | pF | | Output Pin Capacitance | Cout | F <sub>C</sub> = 1MHz | - | 12 | pF | | Powerdown Supply Currrent | IpN | V <sub>DD</sub> = 3.3V | _ | 1 | μА | # **AC Timing Characteristics** The following notes apply to all of the parameters presented in this section. - 1. REFCLK = 14.31818 MHz - 2. $t_c = 1/f_c$ - 3. All units are in nanoseconds (ns) - 4. Rise and fall time between .8 and 2.0 VDX unless otherwise stated. - 5. Output pin loading = 15pF - 6. Duty cycle measured at V<sub>DD</sub>/2 unless otherwise stated | SYMBOL | PARAMETER | MIN | MAX | NOTES | |-----------------------------------------------------|---------------------------------------------------|-----------|-----|-------| | | OUTPUT TIM | IING @5v | | | | Tr Rise Time | | - | 2 | | | Tf | Fall Time | _ | 2 | | | - | Frequency Error | _ | 0.5 | % | | Tak | Clock Skew (CPUCLK & CPUX2) | - | 1.0 | nSec | | - | Duty Cycle | 45 | 55 | % | | - Output Enable to Tri-State (into and out of) time | | - | 15 | nSec | | | OUTPUT TIM | ING @3.3v | | | | Tr | Rise Time | - | 3 | | | Tf | Fall Time | - | 3 | | | - | Frequency Error | - | 0.5 | % | | Tak | Clock Skew (CPUCLK & CPUX2) | - | 1.5 | nSec | | - | Duty Cycle | 45 | 55 | % | | - | Output Enable to Tri-State (into and out of) time | - | 20 | nSec | **Table 1: Fixed Output Frequencies** | ICS2439 | ICS2409 | ICS2407 | |---------|-----------|---------| | 24 MHz | 32 MHz | 24 MHz | | 16 MHz | 24 MHz | 16 MHz | | 12 MHz | 16 MHz | | | | 7.159 MHz | | **Table 2: CPU Clock Frequency Selection** | | | | 207.772 | ICS2439 | ICS2409 | ICS2407 | |-------|-------|-------|---------|-------------|-------------|-------------| | SCLK3 | SCLK2 | SCLK1 | SCLK0 | Pattern 001 | Pattern 001 | Pattern 407 | | 0 | 0 | 0 | 0 | 12 MHz | 12 MHz | 12 MHz | | 0 | 0 | 0 | 1 | 16 | 16 | 16 | | 0 | 0 | 1 | 0 | 20 | 20 | 20 | | 0 | 0 | 1 | 1 | 25 | 25 | 25 | | 0 | 1 | 0 | 0 | 33.33 | 33.33 | 33.33 | | 0 | 1 | 0 | 1 | 40 | 40 | 40 | | 0 | 1 | 1 | 0 | 30 | 44 | 44 | | 0 | 1 | 1 | 1 | PowerDown | PowerDown | PowerDown | | 1 | 0 | 0 | 0 | 24 | 24 | | | 1 | 0 | 0 | 1 | 32 | 32 | | | 1 | 0 | 1 | 0 | 40 | 40 | | | 1 | 0 | 1 | 1 | 50 | 50 | | | 1 | 1 | 0 | 0 | 66.66 | 66.66 | | | 1 | 1 | 0 | 1 | 80 | 80 | | | 1 | 1 | 1 | 0 | 60 | 88 | | | 1 | 1 | 1 | 1 | TEST | TEST | | PRODUCT PREVIEW documents contain information on products in the formative or design phase of development. Characteristic data and other specifications are design goals. ICS reserves the right to change or discontinue these products without notice.